158 lines
		
	
	
		
			8.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			158 lines
		
	
	
		
			8.1 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| // Copyright 2021 Paul Cotter (@gr1mr3aver)
 | |
| // Copyright 2023 Nick Brassel (@tzarc)
 | |
| // SPDX-License-Identifier: GPL-2.0-or-later
 | |
| 
 | |
| #include <wait.h>
 | |
| #include "qp_internal.h"
 | |
| #include "qp_comms.h"
 | |
| #include "qp_gc9a01.h"
 | |
| #include "qp_gc9a01_opcodes.h"
 | |
| #include "qp_tft_panel.h"
 | |
| 
 | |
| ////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
 | |
| // Driver storage
 | |
| ////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
 | |
| 
 | |
| tft_panel_dc_reset_painter_device_t gc9a01_drivers[GC9A01_NUM_DEVICES] = {0};
 | |
| 
 | |
| ////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
 | |
| // Initialization
 | |
| ////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
 | |
| __attribute__((weak)) bool qp_gc9a01_init(painter_device_t device, painter_rotation_t rotation) {
 | |
|     // A lot of these "unknown" opcodes are sourced from other OSS projects and are seemingly required for this display to function.
 | |
|     // clang-format off
 | |
|     const uint8_t gc9a01_init_sequence[] = {
 | |
|         // Command,                 Delay,  N, Data[N]
 | |
|         GC9A01_SET_INTER_REG_ENABLE2,   0,  0,
 | |
|         0xEB,                           0,  1, 0x14,
 | |
|         GC9A01_SET_INTER_REG_ENABLE1,   0,  0,
 | |
|         GC9A01_SET_INTER_REG_ENABLE2,   0,  0,
 | |
|         0xEB,                           0,  1, 0x14,
 | |
|         0x84,                           0,  1, 0x40,
 | |
|         0x85,                           0,  1, 0xFF,
 | |
|         0x86,                           0,  1, 0xFF,
 | |
|         0x87,                           0,  1, 0xFF,
 | |
|         0x88,                           0,  1, 0x0A,
 | |
|         0x89,                           0,  1, 0x21,
 | |
|         0x8a,                           0,  1, 0x00,
 | |
|         0x8b,                           0,  1, 0x80,
 | |
|         0x8c,                           0,  1, 0x01,
 | |
|         0x8d,                           0,  1, 0x01,
 | |
|         0x8e,                           0,  1, 0xFF,
 | |
|         0x8f,                           0,  1, 0xFF,
 | |
|         GC9A01_SET_FUNCTION_CTL,        0,  2, 0x00, 0x20,
 | |
|         GC9A01_SET_PIX_FMT,             0,  1, 0x55,
 | |
|         0x90,                           0,  4, 0x08, 0x08, 0x08, 0x08,
 | |
|         0xBD,                           0,  1, 0x06,
 | |
|         0xBC,                           0,  1, 0x00,
 | |
|         0xFF,                           0,  3, 0x60, 0x01, 0x04,
 | |
|         GC9A01_SET_POWER_CTL_2,         0,  1, 0x13,
 | |
|         GC9A01_SET_POWER_CTL_3,         0,  1, 0x13,
 | |
|         GC9A01_SET_POWER_CTL_4,         0,  1, 0x22,
 | |
|         0xBE,                           0,  1, 0x11,
 | |
|         0xE1,                           0,  2, 0x10, 0x0E,
 | |
|         0xDF,                           0,  3, 0x21, 0x0C, 0x02,
 | |
|         GC9A01_SET_GAMMA1,              0,  6, 0x45, 0x09, 0x08, 0x08, 0x26, 0x2A,
 | |
|         GC9A01_SET_GAMMA2,              0,  6, 0x43, 0x70, 0x72, 0x36, 0x37, 0x6F,
 | |
|         GC9A01_SET_GAMMA3,              0,  6, 0x45, 0x09, 0x08, 0x08, 0x26, 0x2A,
 | |
|         GC9A01_SET_GAMMA4,              0,  6, 0x43, 0x70, 0x72, 0x36, 0x37, 0x6F,
 | |
|         0xED,                           0,  2, 0x1B, 0x0B,
 | |
|         0xAE,                           0,  1, 0x77,
 | |
|         0xCD,                           0,  1, 0x63,
 | |
|         0x70,                           0,  9, 0x07, 0x07, 0x04, 0x0E, 0x0F, 0x09, 0x07, 0x08, 0x03,
 | |
|         GC9A01_SET_FRAME_RATE,          0,  1, 0x34,
 | |
|         0x62,                           0, 12, 0x18, 0x0D, 0x71, 0xED, 0x70, 0x70, 0x18, 0x0F, 0x71, 0xEF, 0x70, 0x70,
 | |
|         0x63,                           0, 12, 0x18, 0x11, 0x71, 0xF1, 0x70, 0x70, 0x18, 0x13, 0x71, 0xF3, 0x70, 0x70,
 | |
|         0x64,                           0,  7, 0x28, 0x29, 0xF1, 0x01, 0xF1, 0x00, 0x07,
 | |
|         0x66,                           0, 10, 0x3C, 0x00, 0xCD, 0x67, 0x45, 0x45, 0x10, 0x00, 0x00, 0x00,
 | |
|         0x67,                           0, 10, 0x00, 0x3C, 0x00, 0x00, 0x00, 0x01, 0x54, 0x10, 0x32, 0x98,
 | |
|         0x74,                           0,  7, 0x10, 0x85, 0x80, 0x00, 0x00, 0x4E, 0x00,
 | |
|         0x98,                           0,  2, 0x3E, 0x07,
 | |
|         GC9A01_CMD_TEARING_OFF,         0,  0,
 | |
|         GC9A01_CMD_INVERT_OFF,          0,  0,
 | |
|         GC9A01_CMD_SLEEP_OFF,         120,  0,
 | |
|         GC9A01_CMD_DISPLAY_ON,         20,  0
 | |
|     };
 | |
|     // clang-format on
 | |
| 
 | |
|     // clang-format on
 | |
|     qp_comms_bulk_command_sequence(device, gc9a01_init_sequence, sizeof(gc9a01_init_sequence));
 | |
| 
 | |
|     // Configure the rotation (i.e. the ordering and direction of memory writes in GRAM)
 | |
|     const uint8_t madctl[] = {
 | |
|         [QP_ROTATION_0]   = GC9A01_MADCTL_BGR,
 | |
|         [QP_ROTATION_90]  = GC9A01_MADCTL_BGR | GC9A01_MADCTL_MX | GC9A01_MADCTL_MV,
 | |
|         [QP_ROTATION_180] = GC9A01_MADCTL_BGR | GC9A01_MADCTL_MX | GC9A01_MADCTL_MY,
 | |
|         [QP_ROTATION_270] = GC9A01_MADCTL_BGR | GC9A01_MADCTL_MV | GC9A01_MADCTL_MY,
 | |
|     };
 | |
|     qp_comms_command_databyte(device, GC9A01_SET_MEM_ACS_CTL, madctl[rotation]);
 | |
| 
 | |
|     return true;
 | |
| }
 | |
| 
 | |
| ////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
 | |
| // Driver vtable
 | |
| ////////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
 | |
| 
 | |
| const tft_panel_dc_reset_painter_driver_vtable_t gc9a01_driver_vtable = {
 | |
|     .base =
 | |
|         {
 | |
|             .init            = qp_gc9a01_init,
 | |
|             .power           = qp_tft_panel_power,
 | |
|             .clear           = qp_tft_panel_clear,
 | |
|             .flush           = qp_tft_panel_flush,
 | |
|             .pixdata         = qp_tft_panel_pixdata,
 | |
|             .viewport        = qp_tft_panel_viewport,
 | |
|             .palette_convert = qp_tft_panel_palette_convert_rgb565_swapped,
 | |
|             .append_pixels   = qp_tft_panel_append_pixels_rgb565,
 | |
|             .append_pixdata  = qp_tft_panel_append_pixdata,
 | |
|         },
 | |
|     .num_window_bytes   = 2,
 | |
|     .swap_window_coords = false,
 | |
|     .opcodes =
 | |
|         {
 | |
|             .display_on         = GC9A01_CMD_DISPLAY_ON,
 | |
|             .display_off        = GC9A01_CMD_DISPLAY_OFF,
 | |
|             .set_column_address = GC9A01_SET_COL_ADDR,
 | |
|             .set_row_address    = GC9A01_SET_PAGE_ADDR,
 | |
|             .enable_writes      = GC9A01_SET_MEM,
 | |
|         },
 | |
| };
 | |
| 
 | |
| #ifdef QUANTUM_PAINTER_GC9A01_SPI_ENABLE
 | |
| // Factory function for creating a handle to the ILI9341 device
 | |
| painter_device_t qp_gc9a01_make_spi_device(uint16_t panel_width, uint16_t panel_height, pin_t chip_select_pin, pin_t dc_pin, pin_t reset_pin, uint16_t spi_divisor, int spi_mode) {
 | |
|     for (uint32_t i = 0; i < GC9A01_NUM_DEVICES; ++i) {
 | |
|         tft_panel_dc_reset_painter_device_t *driver = &gc9a01_drivers[i];
 | |
|         if (!driver->base.driver_vtable) {
 | |
|             driver->base.driver_vtable         = (const painter_driver_vtable_t *)&gc9a01_driver_vtable;
 | |
|             driver->base.comms_vtable          = (const painter_comms_vtable_t *)&spi_comms_with_dc_vtable;
 | |
|             driver->base.native_bits_per_pixel = 16; // RGB565
 | |
|             driver->base.panel_width           = panel_width;
 | |
|             driver->base.panel_height          = panel_height;
 | |
|             driver->base.rotation              = QP_ROTATION_0;
 | |
|             driver->base.offset_x              = 0;
 | |
|             driver->base.offset_y              = 0;
 | |
| 
 | |
|             // SPI and other pin configuration
 | |
|             driver->base.comms_config                              = &driver->spi_dc_reset_config;
 | |
|             driver->spi_dc_reset_config.spi_config.chip_select_pin = chip_select_pin;
 | |
|             driver->spi_dc_reset_config.spi_config.divisor         = spi_divisor;
 | |
|             driver->spi_dc_reset_config.spi_config.lsb_first       = false;
 | |
|             driver->spi_dc_reset_config.spi_config.mode            = spi_mode;
 | |
|             driver->spi_dc_reset_config.dc_pin                     = dc_pin;
 | |
|             driver->spi_dc_reset_config.reset_pin                  = reset_pin;
 | |
| 
 | |
|             if (!qp_internal_register_device((painter_device_t)driver)) {
 | |
|                 memset(driver, 0, sizeof(tft_panel_dc_reset_painter_device_t));
 | |
|                 return NULL;
 | |
|             }
 | |
| 
 | |
|             return (painter_device_t)driver;
 | |
|         }
 | |
|     }
 | |
|     return NULL;
 | |
| }
 | |
| 
 | |
| #endif // QUANTUM_PAINTER_GC9A01_SPI_ENABLE
 |